A New Methodology to Manage FPGA Distributed Memory Content via Bitstream for Xilinx ZYNQ Devices
dc.contributor.author | Gómez Cornejo, Julen | |
dc.contributor.author | Aranzabal Santamaria, Itxaso | |
dc.contributor.author | López Ropero, Iraide | |
dc.contributor.author | Mazón Sainz-Maza, Angel Javier | |
dc.contributor.author | Zuloaga Izaguirre, Aitzol | |
dc.date.accessioned | 2023-01-12T15:48:02Z | |
dc.date.available | 2023-01-12T15:48:02Z | |
dc.date.issued | 2022-12-27 | |
dc.identifier.citation | Electronics 12(1) : (2023) // Article ID 102 | es_ES |
dc.identifier.issn | 2079-9292 | |
dc.identifier.uri | http://hdl.handle.net/10810/59267 | |
dc.description.abstract | This paper proposes a methodology to access data and manage the content of distributed memories in FPGA designs through the configuration bitstream. Thanks to the methods proposed, it is possible to read and write the data content of registers without using the in/out ports of registers in a straightforward fashion. Hence, it offers the possibility of performing several operations, such as, to load, copy or compare the information stored in registers without the necessity of physical interconnections. This work includes two flows that simplify the designing process when using the proposed approach: while the first enables the protection or unprotection of writing on different partial regions through the bitstream, the second permits homogeneous instances of a design implemented in different reconfigurable regions to be obtained without losing efficiency. The approach is based and has been physically validated on the ZYNQ from Xilinx, and when using partially reconfigurable designs, it does not affect the hardware overhead nor the maximum operating frequency of the design. | es_ES |
dc.description.sponsorship | This work has been supported, within the fund for research groups of the Basque university system IT1440-22, by the Department of Education and, within PILAR ZE-2020/00022 and COMMUTE ZE-2021/00931 projects, by the Hazitek program, both of the Basque Government; the latter also by the Ministerio de Ciencia Innovación of Spain through the Centro para el Desarrollo Tecnológico Industrial (CDTI) within the projects IDI-20201264 and IDI-20220543, and through the Fondo Europeo de Desarrollo Regional 2014–2020 (FEDER funds). | es_ES |
dc.language.iso | eng | es_ES |
dc.publisher | MDPI | es_ES |
dc.rights | info:eu-repo/semantics/openAccess | es_ES |
dc.rights.uri | http://creativecommons.org/licenses/by/4.0/ | |
dc.subject | FPGA | es_ES |
dc.subject | memory | es_ES |
dc.subject | bitstream | es_ES |
dc.subject | reconfiguration | es_ES |
dc.title | A New Methodology to Manage FPGA Distributed Memory Content via Bitstream for Xilinx ZYNQ Devices | es_ES |
dc.type | info:eu-repo/semantics/article | es_ES |
dc.date.updated | 2023-01-06T13:52:33Z | |
dc.rights.holder | © 2022 by the authors.Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/ 4.0/). | es_ES |
dc.relation.publisherversion | https://www.mdpi.com/2079-9292/12/1/102 | es_ES |
dc.identifier.doi | 10.3390/electronics12010102 | |
dc.departamentoes | Ingeniería eléctrica | |
dc.departamentoes | Tecnología electrónica | |
dc.departamentoeu | Ingeniaritza elektrikoa | |
dc.departamentoeu | Teknologia elektronikoa |
Files in this item
This item appears in the following Collection(s)
Except where otherwise noted, this item's license is described as © 2022 by the authors.Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/ 4.0/).