Show simple item record

dc.contributor.authorNúñez, Ander
dc.contributor.authorAstarloa Cuéllar, Armando Fermín
dc.contributor.authorLázaro Arrotegui, Jesús
dc.contributor.authorRodríguez, Mikel
dc.contributor.authorModroño, David
dc.date.accessioned2023-11-22T18:03:58Z
dc.date.available2023-11-22T18:03:58Z
dc.date.issued2023-11-17
dc.identifier.citationXXXVIII Conference on Design of Circuits and Integrated Systems DCIS 2023 (15-17 november 2023)es_ES
dc.identifier.urihttp://hdl.handle.net/10810/63118
dc.descriptionPonencia presentada en XXXVIII Conference on Design of Circuits and Integrated Systems - DCIS 2023, November 15-17, 2023, Málaga, Spain.es_ES
dc.description.abstractSpaceWire is a communication protocol that has become widely used in spacecraft for connecting instruments to data processors, mass-memory, and control processors. Field-Programmable Gate Arrays (FPGAs) have been a popular choice for implementing SpaceWire nodes due to their flexibility to meet unique requirements of each program or product. This paper presents a comparative study of two implementations of SpaceWire nodes, based on two different FPGA technologies, AMD-Xilinx SRAM-based and Microchip (Microsemi) FLASH based. The study compares the resource requirements and estimated power consumption of both implementations, using the same HDL SpaceWire IP core, with the SRAM-based one incorporating a 32-bit Microblaze soft-CPU, and the FLASH based one using a 32-bit RISC-V CPU. The obtained results are compared, and the paper concludes that FLASH-based FPGAs are more suitable for applications that require high reliability, tamper resistance, and fast, reliable restarts. In contrast, SRAM-based FPGAs are preferred in applications that require high performance and reconfigurability. The study shows that both FPGA technologies are capable of implementing SpaceWire nodes effectively and efficiently, and designers can choose the technology that best suits the specific requirements of each project.es_ES
dc.description.sponsorshipThis work has been supported, within the fund for research groups of the Basque university system IT1440-22, by the Department of Education and, within SOC4CRIS KK-2023/00015 and COMMUTE ZE-2021/00931 projects, by the Elkartek and Hazitek programs, both of the Basque Government; the latter also by the Ministerio de Ciencia e Innovación of Spain through the Centro para el Desarrollo Tecnológico Industrial (CDTI) within the project IDI-20220543, and through the Fondo Europeo de Desarrollo Regional 2014-2020 (FEDER funds).es_ES
dc.language.isoenges_ES
dc.publisherMalaga Universityes_ES
dc.rightsinfo:eu-repo/semantics/openAccesses_ES
dc.subjectSpaceWire, Spacecraft, On-Board, RISC-V, SRAM FPGA, FLASH FPGA,SoCes_ES
dc.subjectSpaceWirees_ES
dc.subjectspacecraftes_ES
dc.subjecton-boardes_ES
dc.subjectRISC-Ves_ES
dc.subjectSRAM FPGAes_ES
dc.subjectFLASH FPGAes_ES
dc.subjectSoCes_ES
dc.titleDesign and Evaluation of a RISC-V based SoC for Satellite on-board Networkinges_ES
dc.typeinfo:eu-repo/semantics/conferenceObjectes_ES
dc.rights.holder(c) 2023 Los autoreses_ES
dc.departamentoesTecnología electrónicaes_ES
dc.departamentoeuTeknologia elektronikoaes_ES


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record