dc.contributor.author | Galán, Juan Manuel | |
dc.contributor.author | Cortés, Ainhoa | |
dc.contributor.author | Irizar, Andoni | |
dc.contributor.author | Arteaga Pérez, Alejandro | |
dc.contributor.author | Gárate Añibarro, José Ignacio | |
dc.contributor.author | Astarloa Cuéllar, Armando Fermín | |
dc.date.accessioned | 2024-10-08T17:32:12Z | |
dc.date.available | 2024-10-08T17:32:12Z | |
dc.date.issued | 2024 | |
dc.identifier.citation | XXXIX Conference on Design of Circuits and Integrated Systems, 13-15 November, 2024, Catania, Italy | es_ES |
dc.identifier.uri | http://hdl.handle.net/10810/69794 | |
dc.description | Ponencia presentada al DCIS 2024 (noviembre 2024) | es_ES |
dc.description.abstract | The low and medium complexity SoCs used for sensing and networking in Critical Sectors, like Energy, Industry, Transportation, and A&D, are typically built using mature 65-22nm technologies. The demand for more specialized, secure, and safe devices is growing due to the high specialization demanded by these strategic sectors. In this context, in the R&D project SoC4cris, we are working on a SoC subsystem based on a 32-bit RISC-V for 65-22nm technologies that could be easily adapted to new SoCs oriented to these sectors.
The testing stage of the ASIC, once it is manufactured and in prototype stages, is very important. Thus, the main aim of the presented work is to automate this testing stage by developing a flexible and cost-effective scan chain Design-for-Test (DfT) verification method that looks for flexibility and facilitates the testing of the ASIC. Furthermore, this method will allow us to test communication standards typically used in the industry.
As the level of integration in digital ICs increases and transistor size decreases, the post-silicon verification of the chips becomes critical. However, the usage of complex Automatic Test Equipment (ATE) is highly expensive, and sometimes very inflexible for little production volumes or multi-project wafers, which complicates its verification. In this paper we propose a low-cost, highly flexible ATE, capable of testing DUTs that integrate Scan Chain as Design-for-Test (DfT) architecture.
Our ATE can be used for little production volumes and prototypes where the verification time is not critical, but a exhaustive testing is needed. Together with a SW library based on Python, it is fast and easy to deploy, maintain and modify. Furthermore, it targets a wide range of DUTs as its working frequency can be dynamically modified by user. | es_ES |
dc.description.sponsorship | Basque Government within the fund for research groups of the Basque university system IT1440-22,
SOC4CRIS KK-2023/00015 and by ‘Secretaría de Estado de Telecomunicaciones e Infraestructuras Digitales’ through ‘Plan de Recuperación, Transformación y Resiliencia-Financiado por la Unión Europea NextGenerationEU’, ‘Cátedras Chip’ program, SOC4SENSING TSI-069100-2023-0004. | es_ES |
dc.language.iso | eng | es_ES |
dc.rights | info:eu-repo/semantics/openAccess | es_ES |
dc.rights.uri | http://creativecommons.org/licenses/by-nc-nd/3.0/es/ | * |
dc.subject | SpaceWire | es_ES |
dc.subject | Spacecraft | es_ES |
dc.subject | on-board | es_ES |
dc.subject | RISC-V | es_ES |
dc.subject | SRAM FPGA | es_ES |
dc.subject | rad-hard | es_ES |
dc.title | Smart Carrier for Scan Chain Emulation of ASIC Prototypes under Test | es_ES |
dc.type | info:eu-repo/semantics/conferenceObject | es_ES |
dc.rights.holder | Atribución-NoComercial-SinDerivadas 3.0 España | es_ES |
dc.departamentoes | Tecnología electrónica | es_ES |
dc.departamentoeu | Teknologia elektronikoa | es_ES |