dc.contributor.author | Lázaro Arrotegui, Jesús | |
dc.contributor.author | Astarloa Cuéllar, Armando Fermín | |
dc.contributor.author | Zuloaga Izaguirre, Aitzol | |
dc.contributor.author | Araujo Parra, José Ángel | |
dc.contributor.author | Jiménez Verde, Jaime | |
dc.date.accessioned | 2023-05-02T12:54:12Z | |
dc.date.available | 2023-05-02T12:54:12Z | |
dc.date.issued | 2023-04-27 | |
dc.identifier.citation | IEEE Transactions on Reliability : (2023) | es_ES |
dc.identifier.issn | 0018-9529 | |
dc.identifier.uri | http://hdl.handle.net/10810/60997 | |
dc.description.abstract | Nowadays, system-on-chips have become critical since they support more and more safe applications due to their flexibility. However, they are susceptible to single-event upsets because the memory cell size has significantly shrunk. This article presents a triple redundant on-chip interconnect bus that provides low-speed peripherals with high reliability. In addition to correcting single errors and detecting duplicated ones, the proposed circuit offers zero latency and is transparent for both the embedded processor and the peripherals. These characteristics make it suitable for hard real-time applications. At the same time, the impact on area and power consumption is minimal. | es_ES |
dc.language.iso | eng | es_ES |
dc.publisher | IEEE | es_ES |
dc.rights | info:eu-repo/semantics/openAccess | es_ES |
dc.subject | AXI | es_ES |
dc.subject | FPGA | es_ES |
dc.subject | redundancy | es_ES |
dc.subject | SoC | es_ES |
dc.title | AXI Lite redundant on-chip bus interconnect for high reliability systems | es_ES |
dc.type | info:eu-repo/semantics/preprint | es_ES |
dc.rights.holder | (c) 2023 IEEE | es_ES |
dc.relation.publisherversion | https://ieeexplore.ieee.org/document/10110007 | es_ES |
dc.identifier.doi | 10.1109/TR.2023.3267436 | |
dc.departamentoes | Tecnología electrónica | es_ES |
dc.departamentoeu | Teknologia elektronikoa | es_ES |