Show simple item record

dc.contributor.authorLázaro Arrotegui, Jesús
dc.contributor.authorAstarloa Cuéllar, Armando Fermín
dc.contributor.authorZuloaga Izaguirre, Aitzol
dc.contributor.authorAraujo Parra, José Ángel ORCID
dc.contributor.authorJiménez Verde, Jaime
dc.date.accessioned2023-05-02T12:54:12Z
dc.date.available2023-05-02T12:54:12Z
dc.date.issued2023-04-27
dc.identifier.citationIEEE Transactions on Reliability : (2023)es_ES
dc.identifier.issn0018-9529
dc.identifier.urihttp://hdl.handle.net/10810/60997
dc.description.abstractNowadays, system-on-chips have become critical since they support more and more safe applications due to their flexibility. However, they are susceptible to single-event upsets because the memory cell size has significantly shrunk. This article presents a triple redundant on-chip interconnect bus that provides low-speed peripherals with high reliability. In addition to correcting single errors and detecting duplicated ones, the proposed circuit offers zero latency and is transparent for both the embedded processor and the peripherals. These characteristics make it suitable for hard real-time applications. At the same time, the impact on area and power consumption is minimal.es_ES
dc.language.isoenges_ES
dc.publisherIEEEes_ES
dc.rightsinfo:eu-repo/semantics/openAccesses_ES
dc.subjectAXIes_ES
dc.subjectFPGAes_ES
dc.subjectredundancyes_ES
dc.subjectSoCes_ES
dc.titleAXI Lite redundant on-chip bus interconnect for high reliability systemses_ES
dc.typeinfo:eu-repo/semantics/preprintes_ES
dc.rights.holder(c) 2023 IEEEes_ES
dc.relation.publisherversionhttps://ieeexplore.ieee.org/document/10110007es_ES
dc.identifier.doi10.1109/TR.2023.3267436
dc.departamentoesTecnología electrónicaes_ES
dc.departamentoeuTeknologia elektronikoaes_ES


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record